High-Performance Elliptic Curve Scalar Multiplication Architecture Based on Interleaved Mechanism

Jingqi Zhang, Zhiming Chen, Mingzhi Ma, Rongkun Jiang, An Wang, Weijiang Wang, Hua Dang*

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

1 引用 (Scopus)

摘要

High-performance (HP) elliptic curve scalar multiplication (ECSM) hardware implementations hold significant importance in ensuring communication security in high-capacity and high-concurrence application scenarios. By analyzing the inherent priorities and parallelism in ECSMs, we proposed a novel HP ECSM algorithm and a partially parallel inversion algorithm based on the interleaved mechanism. With two dedicated multipliers and one interleaved multiplier, we introduced a compact hardware scheduling scheme to realize the consumption of four clock cycles within each loop of ECSM. The proposed HP ECSM architecture consists of two Karatsuba-Ofman multipliers (KOMs) and one classical multiplier (CM). The multiplexors and pipeline stages are meticulously designed to optimize the critical path (CP). The proposed architecture is implemented over Virtex-7 field-programmable gate array (FPGA), and the throughput reaches 158.03, 138.23, and 117.50 Mbps over GF (2 163) GF(2 283), and GF}(2 571) using 8762, 20451, and 41974 slices, respectively. The comparisons with recent existing works demonstrate that the performance and throughput of our design are among the top.

源语言英语
页(从-至)757-770
页数14
期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
33
3
DOI
出版状态已出版 - 2025

指纹

探究 'High-Performance Elliptic Curve Scalar Multiplication Architecture Based on Interleaved Mechanism' 的科研主题。它们共同构成独一无二的指纹。

引用此